## FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt **h\_da**Faculty of Electrical Engineering and Information Technology **fbeit** 

## **Design Verification**

#### Today's Agenda

Intended topics for today's session

- Introduction to SystemVerilog Basic Testbench Design
- Testbench based Functional Design Simulation using Intel Quartus Prime Lite, SystemVerilog HDL and Mentor ModelSim
- Live Demonstration



## FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

#### **Design Verification**

#### Recommended Readings

Textbooks, Application Notes, White Papers ...

- Sutherland, S., "RTL Modeling with SystemVerilog for Simulation and Synthesis: Using SystemVerilog for ASIC and FPGA Design", CreateSpace Independent Publishing Platform, 2017
- Spear, C., "SystemVerilog for Verification: A Guide to Learning the Testbench Language Features", Springer, 3rd edition, 2012.



# Introduction to SystemVerilog – Part#4

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit



h\_da - fbeit - FPGA-based SoC Design

#### Motivation - How Do You Know That A Circuit Works?

- You have written the SystemVerilog code for a dedicated circuit ...
  - Does it work correctly?
  - Even if the syntax is correct, does it do what you expect it to do?
  - Trial and error in-system can be costly, you need to 'test' your circuit in advance
- As digital systems become more complex, it becomes increasingly important to verify the functionality of a design before implementing it in a system.
- Before time is spent on fitting a design, the RTL description (or the synthesized netlist) is simulated to assure correct functionality



h\_da - fbeit - FPGA-based SoC Design



h\_da - fbeit - FPGA-based SoC Design



h\_da - fbeit - FPGA-based SoC Design

#### The Idea Behind a Testbench ...



#### **Notes**

- Using a computer simulator to test your circuit, you instantiate your design, you supply the circuit with some inputs and you finally observe the respective output behavior ...
- Does it return the "correct" outputs?



h\_da - fbeit - FPGA-based SoC Design



A **testbench** is a program written for the purpose of exercising and verifying the functional correctness of a hardware model (DUT) during simulation

# Basic Testbench Design using SystemVerilog

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit



h\_da - fbeit - FPGA-based SoC Design

#### A simple Time Base Generation Scheme ...

```
module time base generator # (parameter CLK CYCLES = 500000) (
     input logic clk, reset n,
     output logic q
     );
     localparam BITWIDTH = $clog2(CLK CYCLES);
     logic [BITWIDTH-1:0] time base = 0;
     always ff@(posedge clk)
10.
        if(reset n == 1`b0)
11.
            time base <= '0;
        else
13.
            time base <= (time base + 1 b1) % CLK CYCLES;
14.
    assign q = (time base == (CLK CYCLES - 1'b1)) ? 1'b1 : 1'b0;
16.
    endmodule
```

- The following time base generation scheme is based on a modulo-N counter structure.
   The modulo N-value is provided as a module parameter
- The counter bit-width is derived using the SystemVerilog \$clog2 system function (binary logarithm)

h da – fbeit - FPGA-based SoC Design

#### Corresponding SystemVerilog Testbench ...

```
1/2
1. timescale lns/lps
2. `define HALF CLOCK PERIOD
                                 10
3. `define RESET PERIOD
                                 200
4. `define SIM DURATION
                                 50000
5.
  module time base generation tb();
     logic tb q; logic tb q:
     // ### clock generation process ...
     logic tb local clock = 0;
     initial
10.
       begin: clock generation process
11.
12.
          tb local clock = 0;
13.
          forever
14.
             # `HALF CLOCK PERIOD tb local clock = ~tb local clock;
15.
     end
                     10
```

[SystemVerilog] Source Code: time\_base\_generator\_tb.sv

Sets up the time scale and as well as the operating precision for a testbench module. A unit delay therefore causes a nanosecond delay

The statement has the following structure:

```
`timescale time_unit/time_precision
```

Example:

```
assign reset_n = 1'b0;
#20
assign reset n = 1'b1;
```

The resolution time is the smallest possible time unit that can be resolved by the simulator.

**Example**: If a pulse is smaller than the resolution time it won't get sampled by the simulator.

h da – fbeit - FPGA-based SoC Design

#### Corresponding SystemVerilog Testbench ...

```
1/2
1. timescale 1ns/1ps
  `define HALF CLOCK PERIOD
                                10
  define RESET PERIOD
                                2.00
   define SIM DURATION
                                 50000
5.
  module time base generation tb();
     logic tb q;
     // ### clock generation process ...
     logic tb local clock = 0;
     initial
10.
       begin: clock generation process
          tb local clock = 0;
13.
          forever
14.
             # `HALF CLOCK PERIOD tb local clock = ~tb local clock;
15.
     end
```

**Define section**. Used to improve the readability of the testbench module ...

h\_da - fbeit - FPGA-based SoC Design

#### Corresponding SystemVerilog Testbench ...

```
1/2
1. timescale 1ns/1ps
2. define HALF CLOCK PERIOD
3. define RESET PERIOD
                                200
  define SIM DURATION
                                50000
5.
  module time base generation tb();
     logic tb q;
     // ### clock generation process ...
     logic tb local clock = 0;
     initial
10.
       begin: clock generation process
      tb local clock = 0;
13.
          forever
14.
             # `HALF CLOCK PERIOD tb local clock = ~tb local clock;
15.
     end
```

A testbench usually does not have any ports!

h da – fbeit - FPGA-based SoC Design

#### Corresponding SystemVerilog Testbench ...

```
1/2
1. `timescale 1ns/1ps
2. define HALF CLOCK PERIOD
3. `define RESET PERIOD
                                200
4. `define SIM DURATION
                                50000
5.
  module time base generation tb();
     logic tb q; ←
     // ### clock generation process ...
     logic tb local clock = 0;
     initial
10.
11.
       begin: clock generation process
          tb local clock = 0;
13.
          forever
             # `HALF CLOCK PERIOD tb local clock = ~tb local clock;
14.
15.
     end
```

Internal signals, which are monitoring the response of the DUT

 The signal tb\_q represents the output signal of the DUT. This signal can be printed to the screen or can be captured in a waveform

h\_da - fbeit - FPGA-based SoC Design

#### Corresponding SystemVerilog Testbench ...

```
1/2
1. timescale 1ns/1ps
2. define HALF CLOCK PERIOD
                                 10
3. define RESET PERIOD
                                 200
  `define SIM DURATION
                                50000
5.
  module time base generation tb();
     logic tb q;
     // ### clock generation process ...
     logic tb local clock = 0;
    initial
10.
       begin: clock generation process
11.
12.
          tb local clock = 0;
13.
          forever
             # `HALF CLOCK PERIOD tb local clock = ~tb local clock;
14.
15.
     end
```

[SystemVerilog] Source Code: time\_base\_generator\_tb.sv

- Initial blocks start executing at simulation time 0. Each line within an initial block is sequentially executed until a delay is reached!
- When a delay is reached, the execution of this block waits until the delay time has passed and then picks up execution again ...
- Multiple initial blocks are running concurrently

Internal signals (clock signal), which is used to drive the DUT (reg type). When simulation starts it's important that all DUT driving signals are initialized!

h\_da - fbeit - FPGA-based SoC Design

#### Corresponding SystemVerilog Testbench ...

```
2/2
    // ### testbench scheduler ...
     logic tb local reset n = 0;
18.
    initial
19.
20.
      begin: reset generation process
21.
     $display ("Simulation starts ...");
     #`RESET PERIOD tb local reset n = 1'b1;
22.
23.
      #`SIM DURATION
24.
      $stop();
25.
      end
26.
      // ### design under test ...
     time base generator #(.CLK CYCLES(1025)) inst 0 (
28.
                           .clk(tb local clock),
29.
                           .reset n(tb local reset n),
30.
                           .q(tb q)
31.
32. endmodule
```

Testbench scheduler using system functions

h\_da - fbeit - FPGA-based SoC Design

#### Corresponding SystemVerilog Testbench ...

```
2/2
     // ### testbench scheduler ...
     logic tb local reset n = 0;
18.
19.
     initial
                                                                               tb local clock ->> clk
       begin: reset generation process
20.
                                                                               tb local reset n =
          $display ("Simulation starts ...");
21.
                                                                                              Time base generator
22.
      #`RESET PERIOD tb local reset n = 1'b1;
                                                                                              Inst 0 - CLK CYLES = 1025
23.
         #`SIM DURATION
24.
      $stop();
25.
       end
26.
       // ### design under test ...
     time base generator #(.CLK CYCLES(1025)) inst 0 (
28.
                               .clk(tb local clock),
                                                                                  Instantiated design under test (DUT). The DUT
29.
                               .reset n(tb local reset n),
                                                                                  can be a behavioral or gate level representation
30.
                               .q(tb q)
                                                                                  of a design
31.
    endmodule
```

[SystemVerilog] Source Code: time\_base\_generator\_tb.sv

h\_da - fbeit - FPGA-based SoC Design

# Basic Testbench Design using SystemVerilog

Introduction to SystemVerilog

fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

#### System Verilog System Tasks and Functions

- A system tasks performs an operation, and does not have a return value.
- A system function calculates a value and returns that value. Some system functions perform an operation like a task, an return a pass or fail status value.
- Most system functions or task are for simulation only, and do not represent actual gate-level behavior.
- Simulation specific tasks are ignored by the synthesis compiler.



h\_da - fbeit - FPGA-based SoC Design

#### Simulation Control Tasks

```
1. $stop(arg) // halts the simulator and puts it in the interactive mode // where the user can enter commands
```

#### Note

• The \$stop() system task is used to suspend the actual simulation. When invoked it suspends simulation, prints simulation time and prints location. An optional argument can determine the type of printed message:

```
3. // 0 - No message
4. // 1 - Simulation time and location
5. // 2 - Simulation time, location, memory consumption and CPU time used
```

• The \$finish() system task ends the simulation, exits the simulator and passes control to the operating system. It can be invoked with the same arguments as \$stop() and has the same default value.

```
6. $finish(arg) // exists the simulator
```

■ The \$reset() system task sets the simulator back to its "Time 0" state, i.e. at the beginning of simulation.

```
7. $reset() // resets the simulation time back to '0'
```

#### fbeit

FACULTY OF ELECTRICAL ENGINEERIN AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

#### Simulation Time Tasks

#### 1. \$time()

#### Note

• This particular system task provides access to the current simulation time. When \$time() is called, it returns the current time as a 64-bit integer value. Please note that this value is scaled to the `timescale unit.

#### 2. \$**stime**()

■ The \$stime () system function returns the current time as a 32-bit unsigned integer value. If the current simulation time is too large and the value does not fit in 32 bits, the function only returns the 32 low order bits of the value. The returned value is also scaled to the `timescale. unit.

#### 3. \$realtime()

- The \$realtime() system function returns a value as a real number. As with the other time tasks, the returned value is scaled to the respective `timescale value.
- Store the return values in corresponding variables. Use the \$display() system function to show print their values to the console.

h\_da - fbeit - FPGA-based SoC Design

#### Formatted Write to Display

```
1. $display("<format>", exp1, exp2, ...);
```

#### Note

This system task is most often used to display debug messages in the console. It adds a newline character at the end of each output. Possible format strings:

```
2. // %b %B binary
3. // %c %C ASCII character (low 8 bits)
4. // %d %D decimal %0d for minimum width field
5. // %e %E E floating point format %15.7E
6. // %f %F F format floating point %9.7F
7. // %h %H hexadecimal
8. // %s %S string, 8 bits per character,
9. // %t %T simulation time, expression is $time
10. // \n newline
11. // \t tab
12. // \\ backslash
12. // \" quote
13. // %% percent
```

h\_da - fbeit - FPGA-based SoC Design

#### More Tasks for Display Writing

```
14. $write
                 // same as $display except no automatic insertion of newline
                 // same as $display except waits until all events finished
15. $strobe
16. $monitor
                 // same as $display except only displays if an expression changes
                 // only one $monitor may be active at ant time,
   $monitoron
                 // turn current $monitor off
18. $monitoroff
19. $displayb
                 // same as $display using binary as default format
20. $writeb
                 // same as $write using binary as default format
21. $strobeb
                 // same as $strobe using binary as default format
                 // same as $monitor using binary as default format
   $monitorb
                 // same as $display using octal as default format
23. $displayo
                 // same as $write using octal as default format
24. $writeo
                 // same as $strobe using octal as default format
25. $strobeo
                 // same as $monitor using octal as default format
   $monitoro
                 // same as $display using hexadecimal as default format
27. $displayh
                 // same as $write using hexadecimal as default format
28. $writeh
                 // same as $strobe using hexadecimal as default format
29. $strobeh
                 // same as $monitor using hexadecimal as default format
30. $monitorh
```

Reference: Verilog Language Reference Guide (http://verilog.renerta.com/)

h\_da - fbeit - FPGA-based SoC Design

#### File Opening and Closing Commands

```
1. integer fd;
2. fd = $fopen("<file name>", file_type);
```

#### Note

- \$fopen() opens a file for accessing and returns a 32-bit (integer) file handle.
- The file type argument is a character string that indicates the way t the file is accessed.

```
3. // "r" or "rb" - open text or binary file for reading
4. // "w" or "wb" - open text or binary file for writing (file data deleted)
5. // "a" or "ab" - open text or binary file for appending
6. // "r+" or "rb+" - open text or binary file for reading and writing
```

The following task closes the file specified by the respective file descriptor.

```
7. $fclose(fd);
```

while the following system task closes all opened files ...

```
8. $fclose();
```

h\_da - fbeit - FPGA-based SoC Design

# Using File I/O in SystemVerilog Testbench ...

```
1/1
11. // ### (active low) reset generation process ...
12. logic tb local reset n = 1'b0;
13.
14. integer testfile, i;
15. initial
       begin: reset generation process
16.
           testfile = $fopen("C:/projects/dsp/corr data.txt","w");
17.
          #`RESET PERIOD tb local reset n = 1'b1;
18.
     #`SIM DURATION
19.
      for (i = 0; i < 64; i = i+1)
20.
21.
              begin
22.
                  $fwrite(testfile,"%d \n",tb q[i]); //tb q[i]);
23.
              end
24.
           $fclose(testfile);
25.
           $stop();
26.
        end
```

[SystemVerilog] Source Code Excerpt: SystemVerilog Testbench using File I/O

fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

#### Reading Data File Commands

```
9. integer char;
10. char = $fgetc(fd);
```

#### Note

- The system function \$fgetc() reads and returns a single byte (character) from the file specified with the respective file descriptor.
- It returns the integer EOF(-1) if the end of the file has been reached. Therefore, it is meaningful to use a variable larger than 8-bit to distinguish between EOF and  $0 \times FF$ .

```
11. `define EOF 32'hFFFF_FFFF
12. ...
13. integer char;
14. ...
15. char = $fgetc(fd);
16. while(tmp_char != `EOF)
17. begin
18. ...
```

■ A valid value will be zero extended to the width of the variable, whereas -1 will be sign extended.

h\_da - fbeit - FPGA-based SoC Design

#### Reading Data File Commands

```
19. string line;
20. fgets(line, fd);
```

#### Note

- The system function \$fgets () reads a string of characters into a dedicated string variable.
- Reading stops by reaching a newline character or the end of file.

```
21. integer cnt;
22. cnt = fgets(line, fd);
```

It returns the number of characters read if successful whereas it returns 0 if unsuccessful

```
23. while(!$feof(fd)) begin
24. cnt = $fgets(line, fd);
25. $display("line: %s", line);
26. $display("cnt: %", cnt);
27. end
```

■ The system task \$feof() returns true when the end of the file is reached, othersise 0.

h\_da - fbeit - FPGA-based SoC Design

#### Reading Data File Commands

```
28. $fscanf(fd, format, args);
```

#### Note

• The system function \$fscanf() reads formatted text from a file. It reads characters from the file specified by the file descriptor, interprets them according to a given format, and stores the results in its arguments. It uses C-style formatting. Moreover, it returns the number of successfully assigned items.

If there are insufficient arguments for the respective format, the behavior is undefined.

h\_da - fbeit - FPGA-based SoC Design

#### Some Additional File Commands

```
1. integer position;
2. position = $ftell(fd);
```

#### Note

Returns the byte position (offset from the beginning of file) of the next character to be read from or written to the respective file.

```
3. $fseek(fd, < position >, < operation >);
```

Random file access is possible using the \$fseek() system function. Normally, files and streams are read and written sequentially. By using \$fseek(), it is possible to get to any position in the file. The offset argument represents the signed distance from the actual operation point which is specified as follows:

```
4. // 0: Beginning of the file;
5. // 1: Current byte location
6. // 2: End of file
```

This function is most often used in conjunction with the \$ftell() system function. Here, \$ftell() is used to get the current file position to which we would like go back at a later stage.

h\_da - fbeit - FPGA-based SoC Design

#### Some Additional File Commands

```
1. module file read test();
     integer fd, test char, status;
     . . .
      initial begin
          fd = $fopen("data.rbf", "rb");
          status = \$fseek(fd, 4, 0);
       assert(status);
       do begin
10.
              test char = $fgetc(fd);
              $display("test char: %h", file char);
12.
          end
13.
          while(test char != -1)
14.
      end
15. endmodule
```

#### Note

- Here, the system function \$fseek() is used to skip the first four bytes before start reading.
- The expression assert (status) represents an immediate assertion that generates an error if status is equal to -1

h\_da - fbeit - FPGA-based SoC Design

#### File Output Commands

```
    $fdisplay(fd,args)
    $fwrite(fd,args)
    $fmonitor(fd,args)
    $fstrobe(fd,args)
```

#### Note

• The upper system tasks as well as the respective variants (binary, hex, octal) work like the corresponding display system tasks, only that they are writing to a file instead of the console.

h\_da - fbeit - FPGA-based SoC Design

#### More SystemVerilog Tasks

```
start and end address to specify the section to load (optional)

1. $readmemh("hex_memory_file.mem", memory_array, [start_address], [end_address])

2. $readmemb("bin_memory_file.mem", memory_array, [start_address], [end_address])

a text file containing binary values

SystemVerilog array
```

#### Note

- SystemVerilog allows you to initialize memory from a text file with either hex or binary values.
- Values might be separated by whitespace, tab or a newline

```
1. // Declare a ROM variable
2. logic [15:0] rom [0:3];
3.
4. initial begin
5. $readmemh("single_port_rom_init.txt", rom);
6. end
// this is a comment
DEAD
BEEF
DEAD
BEEF
```

#### [SystemVerilog] Source Code Excerpt

#### fbeit

FACULTY OF ELECTRICAL ENGINEERI AND INFORMATION TECHNOLOGY Prof. Dr. C. Jakob

